# Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package #### **FEATURES AND BENEFITS** - 5 V supply operation - QVO temperature coefficient programmed at Allegro<sup>™</sup> for improved accuracy - Miniature package options - · High-bandwidth, low-noise analog output - High-speed chopping scheme minimizes QVO drift across operating temperature range - Temperature-stable quiescent voltage output and sensitivity - Precise recoverability after temperature cycling - Output voltage clamps provide short-circuit diagnostic capabilities - Undervoltage lockout (UVLO) - Wide ambient temperature range: -40°C to 150°C (SOT-23W and SIP -L temp range), -40°C to 125°C (SIP -K temp range) - · Immune to mechanical stress - Enhanced EMC performance for stringent automotive applications ### **PACKAGES:** $\begin{array}{l} \text{3-pin SOT-23W} \\ \text{2 mm} \times \text{3 mm} \times \text{1 mm} \\ \text{(suffix LH)} \end{array}$ 3-pin ultramini SIP (suffix UA) $1.5 \text{ mm} \times 4 \text{ mm} \times 3 \text{ mm}$ #### DESCRIPTION New applications for linear output Hall-effect sensors, such as displacement and angular position, require higher accuracy and smaller package sizes. The Allegro A1308 and A1309 linear Hall-effect sensor ICs have been designed specifically to meet both requirements. These temperature-stable devices are available in both surface-mount and through-hole packages. The accuracy of each device is enhanced via end-of-line optimization. Each device features nonvolatile memory to optimize device sensitivity and the quiescent voltage output (QVO: output in the absence of a magnetic field) for a given application or circuit. This A1308 and A1309 optimized performance is sustained across the full operating temperature range by programming the temperature coefficient for both sensitivity and QVO at Allegro end-of-line test. These ratiometric Hall-effect sensor ICs provide a voltage output that is proportional to the applied magnetic field. The quiescent voltage output is adjusted around 50% of the supply voltage. The features of these linear devices make them ideal for use in automotive and industrial applications requiring high accuracy, and they operate across an extended temperature range, –40°C to 150°C (SOT-23W and SIP -L temperature range) or –40°C to 125°C (SIP -K temperature range). Each BiCMOS monolithic circuit integrates a Hall element, temperature-compensating circuitry to reduce the intrinsic Continued on the next page... ### **Functional Block Diagram** ## Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package #### **DESCRIPTION** (continued) sensitivity drift of the Hall element, a small-signal high-gain amplifier, a clamped low-impedance output stage, and a proprietary dynamic offset cancellation technique. The A1308 and A1309 sensor ICs are offered in two package styles. The LH is a SOT-23W style, miniature, low-profile package for surface-mount applications. The UA is a 3-pin, ultramini, single inline package (SIP) for through-hole mounting. Both packages are lead (Pb) free, with 100% matte-tin leadframe plating. #### **SELECTION GUIDE** | Part Number | Output<br>Polarity | Sensitivity<br>(typ) (mV/G) | Operating Ambient<br>Temperature Range<br>(T <sub>A</sub> ) (°C) | Packing <sup>[1]</sup> | Package | | |------------------|--------------------|-----------------------------|------------------------------------------------------------------|------------------------|-----------------------------|--| | A1308KUA-2-T | Forward | 2.5 | -40 to 125 | 500 pieces per bag | 3-pin SIP through hole | | | A1308KUATN-1-T | Forward | 1.3 | -40 to 125 | 4,000 pieces per reel | 3-pin SIP through hole | | | A1308KUATN-2-T | Forward | 2.5 | -40 to 125 | 4,000 pieces per reel | 3-pin SIP through hole | | | A1308KUATN-3-T | Forward | 3.125 | -40 to 125 | 4,000 pieces per reel | 3-pin SIP through hole | | | A1308KUATN-5-T | Forward | 5 | -40 to 125 | 4,000 pieces per reel | 3-pin SIP through hole | | | A1308LUA-2-T | Forward | 2.5 | -40 to 150 | 500 pieces per bag | 3-pin SIP through hole | | | A1308LLHLX-05-T | Forward | 0.5 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | | A1308LLHLX-1-T | Forward | 1.3 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | | A1308LLHLX-2-T | Forward | 2.5 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | | A1308LLHLX-3-T | Forward | 3.125 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | | A1308LLHLX-5-T | Forward | 5 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | | A1309KUATN-9-T | Forward | 9 | -40 to 125 | 4,000 pieces per reel | 3-pin SIP through hole | | | A1309LLHLX-9-T | Forward | 9 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | | A1309LLHLX-RP9-T | Reverse | -9 | -40 to 150 | 10,000 pieces per reel | 3-pin SOT-23W surface mount | | <sup>[1]</sup> Contact Allegro for additional packing options. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Notes | Rating | Unit | | |-------------------------------------|--------------------------|-------------|------------|------|--| | Forward Supply Voltage | V <sub>CC</sub> | | 8 | V | | | Reverse Supply Voltage | V <sub>RCC</sub> | | -0.1 | V | | | Forward Output Voltage | V <sub>OUT</sub> | | 7 | V | | | Reverse Output Voltage | V <sub>ROUT</sub> | | -0.1 | V | | | Output Source Current | I <sub>OUT(SOURCE)</sub> | VOUT to GND | 2 | mA | | | Output Sink Current | I <sub>OUT(SINK)</sub> | VCC to VOUT | 10 | mA | | | On another Architect Terror and the | | Range K | -40 to 125 | °C | | | Operating Ambient Temperature | T <sub>A</sub> | Range L | -40 to 150 | °C | | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | | | Storage Temperature | T <sub>stg</sub> | | -65 to 170 | °C | | ### PINOUT DIAGRAMS AND TERMINAL LIST TABLE #### **Terminal List Table** | Name | Nun | nber | - Description | | |------|-----|------|------------------------------------------------------|--| | Name | LH | UA | | | | VCC | 1 | 1 | Input power supply; tie to GND with bypass capacitor | | | VOUT | 2 | 3 | Output signal | | | GND | 3 | 2 | Ground | | ### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information | Characteristic Symbol | | Test Conditions | | Units | |----------------------------|----------------|--------------------------------------------------------------------------------------------|-----|-------| | | | Package LH, 1-layer PCB with copper limited to solder pads | | °C/W | | Package Thermal Resistance | $R_{ heta JA}$ | Package LH, 2-layer PCB with 0.463 in 2 of copper area each side connected by thermal vias | 110 | °C/W | | | | Package UA, 1-layer PCB with copper limited to solder pads | 165 | °C/W | # Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package **OPERATING CHARACTERISTICS:** Valid through $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 5 V$ , unless otherwise noted | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit [1] | |-------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|----------| | ELECTRICAL CHARACTERISTICS | ! | | | | | | | Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.0 | 5.5 | V | | Under altered Threehold [2] | V <sub>UVLOHI</sub> | K temp. option tested at T <sub>A</sub> = 25°C to 125°C (device powers on); L temp. option tested at T <sub>A</sub> = 25°C to 150°C (device powers on) | _ | _ | 3 | ٧ | | Undervoltage Threshold <sup>[2]</sup> | V <sub>UVLOLO</sub> | K temp. option tested at $T_A$ = 25°C to 125°C (device powers off); L temp. option tested at $T_A$ = 25°C to 150°C (device powers off) | 2.5 | _ | - | V | | Supply Current | I <sub>cc</sub> | No load on VOUT | _ | 9 | 11.5 | mA | | Power-On Time <sup>[3][4]</sup> | t <sub>PO</sub> | T <sub>A</sub> = 25°C, C <sub>L(PROBE)</sub> = 10 pF | _ | 50 | _ | μs | | V <sub>CC</sub> Ramp Time [3][4] | t <sub>VCC</sub> | T <sub>A</sub> = 25°C | 0.005 | _ | 100 | ms | | V <sub>CC</sub> Off Level [3][4] | V <sub>CCOFF</sub> | T <sub>A</sub> = 25°C | 0 | _ | 0.55 | V | | Delay to Clamp <sup>[3][4]</sup> | t <sub>CLP</sub> | T <sub>A</sub> = 25°C, C <sub>L</sub> = 10 nF | _ | 30 | _ | μs | | Supply Zener Clamp Voltage | V <sub>Z</sub> | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 14.5 mA | 6 | 7.3 | _ | V | | Internal Bandwidth <sup>[3]</sup> | BWi | Small signal –3 dB | _ | 20 | _ | kHz | | Chopping Frequency [3][5] | f <sub>C</sub> | T <sub>A</sub> = 25°C | _ | 400 | _ | kHz | | OUTPUT CHARACTERISTICS | | | | | | • | | Output Referred Noise [3][6] | V <sub>N</sub> | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open,<br>Sens ≥ 1.3 mV/G, no load on VOUT | _ | 1.7 | _ | G | | Output Referred Noise (1914) | | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open,<br>Sens = 0.5 mV/G, no load on VOUT | _ | 2.8 | _ | G | | January Defermed DMC Noise Density [3] | | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open,<br>Sens ≥ 1.3 mV/G, no load on VOUT | _ | 1.5 | _ | mG/√Hz | | Input Referred RMS Noise Density <sup>[3]</sup> | V <sub>NRMS</sub> | V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open,<br>Sens = 0.5 mV/G, no load on VOUT | _ | 2.5 | _ | mG/√Hz | | DC Output Resistance [3] | R <sub>OUT</sub> | | _ | 3 | _ | Ω | | Output Load Resistance <sup>[3]</sup> | R <sub>L</sub> | VOUT to GND | 4.7 | _ | _ | kΩ | | Output Load Capacitance <sup>[3]</sup> | CL | VOUT to GND | _ | _ | 10 | nF | | Output Voltage Clamp [7][8] | V <sub>CLPHIGH</sub> | $T_A = 25^{\circ}C$ , $R_L = 10 \text{ k}\Omega$ (VOUT to GND) | 4.35 | 4.5 | 4.65 | V | | Output Voltage Clamp <sup>[7][8]</sup> | V <sub>CLPLOW</sub> | $T_A = 25^{\circ}C$ , $R_L = 10 \text{ k}\Omega$ (VOUT to VCC) | 0.40 | 0.55 | 0.70 | V | | | | A1308KUA-1-T | 1.17 | 1.3 | 1.43 | mV/G | | | | A1308KUA-2-T | 2.4 | 2.5 | 2.6 | mV/G | | | | A1308KUA-3-T | 3.025 | 3.125 | 3.225 | mV/G | | | | A1308KUA-5-T | 4.85 | 5 | 5.15 | mV/G | | | | A1308LLHLX-1-T | 1.17 | 1.3 | 1.43 | mV/G | | O and a think the | 0 | A1308LLHLX-2-T | 2.4 | 2.5 | 2.6 | mV/G | | Sensitivity | Sens | A1308LLHLX-3-T T <sub>A</sub> = 25°C | 3.025 | 3.125 | 3.225 | mV/G | | | | A1308LLHLX-5-T | 4.85 | 5 | 5.15 | mV/G | | | | A1308LUA-2-T | 2.4 | 2.5 | 2.6 | mV/G | | | | A1309KUA-9-T | 8.73 | 9 | 9.27 | mV/G | | | | A1309LLHLX-9-T | 8.73 | 9 | 9.27 | mV/G | | | | A1309LLHLX-RP9-T | -9.27 | -9 | -8.73 | mV/G | Continued on the next page... ## Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package OPERATING CHARACTERISTICS (continued): Valid through $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 5 V$ , unless otherwise noted | Characteristics | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit [1] | |-----------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------|------|-------|----------| | OUTPUT CHARACTERISTICS (contin | nued) | | | | | | | | Quiescent Voltage Output (QVO) | V <sub>OUT(Q)</sub> | T <sub>A</sub> = 25°C | | 2.488 | 2.5 | 2.512 | V | | Sensitivity Temperature Coefficient | TC <sub>Sens</sub> | Programmed at T <sub>A</sub> = 125°C (K temp. option) or 150°C (L temp. option), calculated relative to Sens at 25°C | | 0.08 | 0.12 | 0.16 | %/°C | | ERROR COMPONENTS | | | | | | | | | Linearity Sensitivity Error | Lin <sub>ERR</sub> | | | _ | ±1.5 | _ | % | | Symmetry Sensitivity Error | Sym <sub>ERR</sub> | | | _ | ±1.5 | _ | % | | Ratiometry Quiescent Voltage<br>Output Error <sup>[9]</sup> | Rat <sub>VOUT(Q)</sub> | Across supply voltage ra | ange (relative to V <sub>CC</sub> = 5 V) | - | ±1.5 | _ | % | | Ratiometry Sensitivity Error <sup>[9]</sup> | Rat <sub>Sens</sub> | Across supply voltage ra | ange (relative to V <sub>CC</sub> = 5 V) | _ | ±1.5 | _ | % | | Ratiometry Clamp Error <sup>[10]</sup> | Rat <sub>VOUTCLP</sub> | T <sub>A</sub> = 25°C, across supply voltage range (relative to V <sub>CC</sub> = 5 V) | | - | ±1.5 | _ | % | | DRIFT CHARACTERISTICS | | | | | | | | | | $\Delta V_{OUT(Q)}$ | A1308KUA-1-T | T <sub>A</sub> = 125°C | -15 | 0 | 15 | mV | | | | A1308KUA-2-T | | -10 | 0 | 10 | mV | | | | A1308KUA-3-T | | -10 | 0 | 10 | mV | | | | A1308KUA-5-T | | -20 | 0 | 10 | mV | | | | A1309KUA-9-T | | -20 | 0 | 10 | mV | | | | A1308LLHLX-05-T | T 4500 | -15 | 0 | 15 | mV | | Typical Quiescent Voltage Output Drift Across Temperature Range | | A1308LLHLX-1-T | | -15 | 0 | 15 | mV | | , torous remperature realings | | A1308LLHLX-2-T | | -20 | _ | 0 | mV | | | | A1308LLHLX-3-T | | -20 | _ | 0 | mV | | | | A1308LLHLX-5-T | T <sub>A</sub> = 150°C | -30 | - | 0 | mV | | | | A1308LUA-2-T | | -10 | _ | 10 | mV | | | | A1309LLHLX-9-T | | -30 | _ | 0 | mV | | | | A1309LLHLX-RP9-T | | -30 | _ | 0 | mV | | Sensitivity Drift Due to<br>Package Hysteresis <sup>[11]</sup> | ∆Sens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling | | _ | ±2 | _ | % | <sup>[1]1</sup> G (gauss) = 0.1 mT (millitesla), <sup>[2]</sup> On power-up, the output of the device is held low until $V_{CC}$ exceeds $V_{UVLOHI}$ . After the device is powered, the output remains valid until $V_{CC}$ drops below $V_{UVLOLO}$ , when the output is pulled low. <sup>[3]</sup> Determined by design and characterization, not evaluated at final test. <sup>[4]</sup> See the Characteristic Definitions section. $<sup>^{[5]}</sup>$ $f_{\underline{C}}$ varies as much as approximately $\pm 20\%$ across the full operating ambient temperature range and process. <sup>[6]</sup> Output Referred Noise is calculated as 6 sigma (6 standard deviations) from characterization of a small sample of devices. Conversion of noise from gauss to mV<sub>(P-P)</sub> can be done by: Noise (G) × Sensitivity (mV/G) = Noise (mV<sub>(P-P)</sub>). $<sup>{}^{[7]}</sup>V_{CLPLOW}$ and $V_{CLPHIGH}$ scale with $V_{CC}$ due to ratiometry. <sup>[8]</sup> Parameter is tested at wafer probe only. $<sup>^{[9]}</sup>$ Percent change from actual value at $V_{CC}$ = 5 V, for a given temperature. <sup>&</sup>lt;sup>[10]</sup> Percent change from actual value at $V_{CC}$ = 5 V, $T_A$ = 25°C. <sup>[11]</sup> Sensitivity drift through the life of the part, $\Delta$ Sens<sub>LIFE</sub>, can have a typical error value ±3% in addition to package hysteresis effects. #### CHARACTERISTIC DEFINITIONS **Power-On Time.** When the supply is ramped to its operating voltage, the device output requires a finite time to react to an input magnetic field. Power-On Time, $t_{PO}$ , is defined as the time it takes for the output voltage to begin responding to an applied magnetic field after the power supply has reached its minimum specified operating voltage, $V_{CC}(\min)$ , as shown in Figure 1. **Delay to Clamp.** A large magnetic input step may cause the clamp to overshoot its steady-state value. The Delay to Clamp, $t_{\rm CLP}$ , is defined as the time it takes for the output voltage to settle within 1% of its steady-state value, after initially passing through its steady-state voltage, as shown in Figure 2. Figure 1: Definition of Power-On Time, t<sub>PO</sub> Figure 2: Definition of Delay to Clamp, t<sub>CLP</sub> **Quiescent Voltage Output.** In the quiescent state (no significant magnetic field: B = 0 G), the output, $V_{OUT(Q)}$ , is at a constant ratio to the supply voltage, $V_{CC}$ , across the entire operating ranges of $V_{CC}$ and Operating Ambient Temperature, $T_A$ . Quiescent Voltage Output Drift Across Temperature Range. Due to internal component tolerances and thermal considerations, the Quiescent Voltage Output, $V_{OUT(Q)}$ , may drift due to temperature changes within the Operating Ambient Temperature, $T_A$ . For purposes of specification, the Quiescent Voltage Output Drift Across Temperature Range, $\Delta V_{OUT(Q)}$ (mV), is defined as: $$\Delta V_{\text{OUT}(Q)} = V_{\text{OUT}(Q)(\text{TA})} - V_{\text{OUT}(Q)(25^{\circ}\text{C})}$$ (1) **Sensitivity.** The amount of the output voltage change is proportional to the magnitude and polarity of the magnetic field applied. This proportionality is specified as the magnetic sensitivity, Sens (mV/G), of the device and is defined as: Sens = $$\frac{V_{\text{OUT(B+)}} - V_{\text{OUT(B-)}}}{(B+) - (B-)}$$ (2) where B+ is the magnetic flux density in a positive field (south polarity) and B- is the magnetic flux density in a negative field (north polarity). **Sensitivity Temperature Coefficient.** The device sensitivity changes as temperature changes, with respect to its Sensitivity Temperature Coefficient, TC<sub>SENS</sub>. TC<sub>SENS</sub> is programmed at 150°C (L temperature device) or at 125°C (K temperature device), and calculated relative to the baseline sensitivity programming temperature of 25°C. TC<sub>SENS</sub> is defined as: $$TC_{Sens} = \left(\frac{Sens_{T2} - Sens_{T1}}{Sens_{T1}} \times 100\right) \left(\frac{1}{T2 - TI}\right) \qquad (\%/^{\circ}C)$$ (3) where T1 is the baseline Sens programming temperature of 25°C, and T2 is the TC<sub>SENS</sub> programming temperature of 150°C (L temperature device) or 125°C (K temperature device). The ideal value of Sens across the full ambient temperature range, Sens<sub>IDEAL(TA)</sub>, is defined as: $$Sens_{IDEAL(TA)} = Sens_{T1} \times [100 (\%) + TC_{SENS} (T_A - T1)]$$ (4) **Sensitivity Drift Across Temperature Range.** Second-order sensitivity temperature coefficient effects cause the magnetic sensitivity, Sens, to drift from its ideal value across the operating ambient temperature range, T<sub>A</sub>. For purposes of specifi- ## Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package cation, the Sensitivity Drift Across Temperature Range, $\Delta Sens_{TC}$ , is defined as: $$\Delta Sens_{TC} = \frac{Sens_{TA} - Sens_{IDEAL(TA)}}{Sens_{IDEAL(TA)}} \times 100 \quad (\%) \quad (5)$$ Sensitivity Drift Due to Package Hysteresis. Package stress and relaxation can cause the device sensitivity at $T_A = 25^{\circ}\text{C}$ to change during and after temperature cycling. This change in sensitivity follows a hysteresis curve. For purposes of specification, the Sensitivity Drift Due to Package Hysteresis, $\Delta \text{Sens}_{PKG}$ , is defined as: $$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)(2)} - Sens_{(25^{\circ}C)(1)}}{Sens_{(25^{\circ}C)(1)}} \times 100 \quad (\%) \quad (6)$$ where Sens<sub>(25°C)(1)</sub> is the programmed value of sensitivity at $T_A = 25$ °C, and Sens<sub>(25°C)(2)</sub> is the value of sensitivity at $T_A = 25$ °C after temperature cycling $T_A$ up to 150°C (L temperature device) or 125°C (K temperature device), down to –40°C, and back up to 25°C. Linearity Sensitivity Error. The A1308 and A1309 are designed to provide linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. Linearity Sensitivity Error, $LIN_{ERR}$ , is calculated separately for positive ( $Lin_{ERR+}$ ) and negative ( $Lin_{ERR-}$ ) applied magnetic fields. $LIN_{ERR}$ (%) is measured and defined as: $$Lin_{ERR+} = \left(1 - \frac{Sens_{(B+)(2)}}{Sens_{(B+)(1)}}\right) \times 100 \quad (\%)$$ (7) $$\operatorname{Lin}_{\mathrm{ERR-}} = \left(1 - \frac{\operatorname{Sens}_{(\mathrm{B-})(2)}}{\operatorname{Sens}_{(\mathrm{B-})(1)}}\right) \times 100 \quad (\%)$$ where: $$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x}$$ (8) and Bx are positive and negative magnetic fields, with respect to the quiescent voltage output, such that $$|B_{(+)(2)}| > |B_{(+)(1)}|$$ and $|B_{(-)(2)}| > |B_{(-)(1)}|$ The effective linearity error is: $$\operatorname{Lin}_{\operatorname{ERR}} = \max(|\operatorname{Lin}_{\operatorname{ERR}^+}|, |\operatorname{Lin}_{\operatorname{ERR}^-}|) \tag{9}$$ The output voltage clamps, $V_{CLPHIGH}$ and $V_{CLPLOW}$ , limit the operating magnetic range of the applied field in which the device provides a linear output. The maximum positive and negative applied magnetic fields in the operating range can be calculated: $$|B_{\text{MAX}(+)}| = \frac{V_{\text{CLPHIGH}} - V_{\text{OUT}(Q)}}{\text{Sens}}$$ (10) $$|B_{\text{MAX}(-)}| = \frac{V_{\text{OUT}(Q)} - V_{\text{CLPLOW}}}{\text{Sens}}$$ **Symmetry Sensitivity Error.** The magnetic sensitivity of the device is constant for any two applied magnetic fields of equal magnitude and opposite polarities. Symmetry error, Sym<sub>ERR</sub> (%), is measured and defined as: $$Sym_{ERR} = \left(1 - \frac{Sens_{(B+)}}{Sens_{(B-)}}\right) \times 100 \quad (\%)$$ (11) where $Sens_{Bx}$ is as defined in equation 10, and B+ and B- are positive and negative magnetic fields such that |B+| = |B-|. Ratiometry Error. The A1308 and A1309 provide ratiometric output. This means that the Quiescent Voltage Output, $V_{\rm OUT(Q)}$ , magnetic sensitivity, Sens, and clamp voltages, $V_{\rm CLPHIGH}$ and $V_{\rm CLPLOW}$ , are proportional to the supply voltage, $V_{\rm CC}$ . In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage relative to 5 V and the measured change in each characteristic. The ratiometric error in quiescent voltage output, $Rat_{VOUT(Q)}$ (%), for a given supply voltage, $V_{CC}$ , is defined as: $$Rat_{VOUT(Q)} = \left(1 - \frac{V_{OUT(Q)(VCC)} / V_{OUT(Q)(5V)}}{V_{CC} / 5 (V)}\right) \times 100 \quad (\%) \quad (12)$$ The ratiometric error in magnetic sensitivity, $Rat_{Sens}$ (%), for a given supply voltage, $V_{CC}$ , is defined as: $$Rat_{Sens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5(V)}\right) \times 100 \quad (\%)$$ (13) The ratiometric error in the clamp voltages, $Rat_{VOUTCLP}$ (%), for a given supply voltage, $V_{CC}$ , is defined as: $$Rat_{VOUTCLP} = \left(1 - \frac{V_{CLP(VCC)} / V_{CLP(5V)}}{V_{CC} / 5 (V)}\right) \times 100 \quad (\%) \quad (14)$$ where $V_{CLP}$ is either $V_{CLPHIGH}$ or $V_{CLPLOW}$ . ## Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package **Undervoltage Lockout.** The A1308 and A1309 provide an undervoltage lockout feature which ensures that the device outputs a $V_{OUT}$ signal only when $V_{CC}$ is above certain thresholds. The undervoltage lockout feature provides a hysteresis of operation to eliminate indeterminate output states. The output of the A1308 and A1309 is held low (GND) until $V_{CC}$ exceeds $V_{UVLOHI}$ . After $V_{CC}$ exceeds $V_{UVLOHI}$ , the device VOUT output is enabled, providing a ratiometric output voltage that is proportional to the input magnetic signal and $V_{CC}$ . If $V_{CC}$ should drop back down below $V_{UVLOLO}$ after the device is powered up, the output would be pulled low (see Figure 3) until $V_{UVLOHI}$ is reached again and VOUT would be reenabled. $V_{CC}$ Ramp Time. The time taken for $V_{CC}$ to ramp from 0 V to $V_{CC}$ (typ), 5 V (see Figure 4). $V_{CC}$ Off Level. For applications in which the VCC pin of the A1308 or A1309 is being power-cycled (for example using a multiplexer to toggle the part on and off), the specification of $V_{CC}$ Off Level, $V_{CCOFF}$ , determines how high a $V_{CC}$ off voltage can be tolerated while still ensuring proper operation and startup of the device (see Figure 4). Figure 3: Definition of Undervoltage Lockout Figure 4: Definition of V<sub>CC</sub> Ramp Time, t<sub>VCC</sub> #### **APPLICATION INFORMATION** Figure 5: Typical Application Circuit #### **Chopper Stabilization Technique** When using Hall-effect technology, a limiting factor for switch point accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic fieldinduced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at baseband, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and mechanical stress-related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high-frequency sampling clock. For demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with highdensity logic integration and sample-and-hold circuits. Figure 6: Chopper Stabilization Technique ### Package LH, 3-Pin (SOT-23W) ## For Reference Only – Not for Tooling Use (Reference Allegro DWG-0000628, Rev. 1) NOT TO SCALE Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown #### PCB Layout Reference View All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances #### Standard Branding Reference View N = Last three digits of device part number | Part Number | NNN | |------------------|-----| | A1308LLHLX-05-T | 308 | | A1308LLHLX-1-T | 308 | | A1308LLHLX-2-T | 308 | | A1308LLHLX-3-T | 308 | | A1308LLHLX-5-T | 308 | | A1309LLHLX-9-T | 309 | | A1309LLHLX-RP9-T | 09R | ### Package UA, 3-Pin SIP, Matrix Style #### For Reference Only - Not For Tooling Use (Reference DWG-0000404, Rev. 1) NOT TO SCALE Dimensions in millimeters Exact case and lead configuration at supplier discretion within limits shown Standard Branding Reference View ${\mathcal A}$ = Supplier emblem N = Last three digits of device part number Branding scale and appearance at supplier discretion. ## Linear Hall-Effect Sensor ICs with Analog Output Available in a Miniature, Low-Profile Surface-Mount Package #### **Revision History** | Number | Date | Description | |--------|--------------------|------------------------------------------------------------------------------------------------------| | - | June 27, 2014 | Initial release | | 1 | June 27, 2014 | Updated product offerings | | 2 | November 13, 2015 | Updated product offerings | | 3 | March 30, 2016 | Updated product offerings | | 4 | April 19, 2016 | Updated product offerings | | 5 | September 2, 2016 | Updated product offerings | | 6 | December 9, 2016 | Updated product offerings | | 7 | January 4, 2017 | Updated product offerings | | 8 | June 6, 2017 | Updated product offerings and Figure 3 | | 9 | November 14, 2018 | Added A1309LUA-2-T and A1308LUA-9-T part options | | 10 | September 30, 2019 | Added A1308KUA-2-T part option; updated LH and UA package drawings and other minor editorial updates | | 11 | February 20, 2020 | Removed A1308LUA-9-T part option | | 12 | February 17, 2022 | Updated package drawings (pages 10-11) | | 13 | July 24, 2023 | Removed A1309LUA-2-T part option and added A1308-LUA-2-T part option (pages 2, 4-5) | Copyright 2023, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents. For the latest version of this document, visit our website: www.allegromicro.com