## Is Now Part of To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer NDT3055L Rev.A1 # NDT3055L N-Channel Logic Level Enhancement Mode Field Effect Transistor ### **General Description** These logic level N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance and provide superior switching performance, and withstand high energy pulse in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as DC motor control and DC/DC conversion where fast switching, low in-line power loss, and resistance to transients are needed. #### **Features** - Low drive requirements allowing operation directly from logic drivers. V<sub>GS(TH)</sub> < 2V.</li> - High density cell design for extremely low R<sub>DS(ON)</sub>. - High power and current handling capability in a widely used surface mount package. ## **Absolute Maximum Ratings** T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | NDT3055L | Units | | |------------------------------|-------------------------------------------------------|---------------|------------|-------|--| | V <sub>DSS</sub> | Drain-Source Voltage | | 60 | V | | | V <sub>GSS</sub> | Gate-Source Voltage - Continuous | | ±20 | V | | | I <sub>D</sub> | Maximum Drain Current - Continuous (Note 1a) - Pulsed | | 4 | A | | | | | | 25 | | | | P <sub>D</sub> | Maximum Power Dissipation | (Note 1a) | 3 | W | | | | | (Note 1b) | 1.3 | | | | | | (Note 1c) | 1.1 | | | | $\Gamma_{\rm J}, T_{ m STG}$ | Operating and Storage Temperature Range | | -65 to 150 | °C | | | THERMA | L CHARACTERISTICS | • | | • | | | R <sub>ejia</sub> | Thermal Resistance, Junction-to-Ambie | ent (Note 1a) | 42 | °C/W | | | R <sub>euc</sub> | Thermal Resistance, Junction-to-Case | (Note 1) | 12 | °C/W | | | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------|-----------------------|-----|-------|------|--------| | OFF CHAF | RACTERISTICS | · | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$ | | 60 | | | V | | $\Delta$ BV <sub>DSS</sub> / $\Delta$ T <sub>J</sub> | Breakdown Voltage Temp. Coefficient | I <sub>D</sub> = 250 μA, Referenced to 25 °C | | | 55 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V | | | | 1 | μА | | | | T <sub>J</sub> =125°C | T <sub>J</sub> =125°C | | | 50 | μА | | GSSF | Gate - Body Leakage, Forward | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V | | | | 100 | nA | | GSSR | Gate - Body Leakage, Reverse | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | | -100 | nA | | ON CHARA | ACTERISTICS (Note 2) | | | | | | | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$ | | 1 | 1.6 | 2 | V | | $\Delta V_{GS(th)}/\Delta T_{J}$ | Gate Threshold Voltage Temp. Coefficient | I <sub>D</sub> = 250 μA, Referenced to 25 °C | | | -4 | | mV /°C | | R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4 A | | | 0.07 | 0.1 | Ω | | | | [- | T <sub>J</sub> =125°C | | 0.125 | 0.18 | | | | | $V_{GS} = 4.5 \text{ V}, I_D = 3.7 \text{ A}$ | | | 0.103 | 0.12 | | | I <sub>D(ON)</sub> | On-State Drain Current | $V_{GS} = 5$ , $V_{DS} = 10 \text{ V}$ | | 10 | | | Α | | g <sub>FS</sub> | Forward Transconductance | $V_{DS} = 5 \text{ V}, I_{D} = 4 \text{ A}$ | | | 7 | | S | | DYNAMIC ( | CHARACTERISTICS | | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 25, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz | | | 345 | | pF | | C <sub>oss</sub> | Output Capacitance | | | | 110 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | | 30 | | pF | | SWITCHING | G CHARACTERISTICS (Note 2) | | | | | | | | t <sub>D(on)</sub> | Turn - On Delay Time | $V_{DD} = 25$ , $I_{D} = 1$ A, $V_{GS} = 10$ V, $R_{GEN} = 6$ $\Omega$ | | | 5 | 20 | ns | | t<br>r | Turn - On Rise Time | | | | 7.5 | 20 | ns | | D(off) | Turn - Off Delay Time | | | | 20 | 50 | ns | | f | Tum - Off Fall Time | | | | 7 | 20 | ns | | Q <sub>g</sub> | Total Gate Charge | $V_{DS} = 40 \text{ V}, \ I_{D} = 4 \text{ A}, \ V_{GS} = 10 \text{ V}$ | | | 13 | 20 | nC | | $Q_{gs}$ | Gate-Source Charge | | | | 1.7 | | nC | | $Q_{gd}$ | Gate-Drain Charge | | | | 3.2 | | nC | | DRAIN-SO | JRCE DIODE CHARACTERISTICS AND MAX | IMUM RATINGS | | | | | | | s | Maximum Continuous Drain-Source Diode Forward Current | | | | | 2.5 | Α | | V <sub>SD</sub> | Drain-Source Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_{S} = 2.5 \text{ A} \text{ (Note 2)}$ | | | 0.8 | 1.2 | V | #### Notes the drain pins. $\boldsymbol{R}_{\text{BJC}}$ is Scale 1:1 on letter size paper 2. Pulse Test: Pulse Width $\leq$ 300µs, Duty Cycle $\leq$ 2.0% R<sub>BiA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of guaranteed by design while R<sub>BCA</sub> is determined by the user's board design. # **Typical Electrical Characteristics** 1.8 V GSS = 4.0V STAN CURRENT (A) 1.8 V GSS = 4.0V STAN CURRENT (A) 1.0 DROWN CURRENT (A) 1.0 DROWN CURRENT (A) 1.0 DROWN CURRENT (A) 2.0 (A Figure 1. On-Region Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 3. On-Resistance Variation with Temperature. Figure 4. On-Resistance Variation with Gate-to- Source Voltage. Figure 5. Transfer Characteristics. Figure 6. Body Diode Forward Voltage Variation with Current and Temperature. # Typical Electrical Characteristics (continued) Figure 7. Gate Charge Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in note 1c. Transient thermal response will change depending on the circuit board design. ON Semiconductor and the property of the product Phone: 81-3-5817-1050 ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative