

### STP75NS04Z

# N-channel Clamped - 7mΩ - 80A - TO-220 Fully protected MESH Overlay™ III Power MOSFET

#### **General features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|------------|------------------|---------------------|----------------|
| STP75NS04Z | Clamped          | < 11mΩ              | 80A            |

- Low capacitance and gate charge
- 100% avalanche tested
- 175°C maximum junction temperature

### **Description**

This fully clamped MOSFET is produced by using the latest advanced Company's Mesh Overlay process which is based on a novel strip layout. The inherent benefits of a new technology coupled with the extra clamping capabilities make this product particularly suitable for the harshest operation conditions such as those encoured in power tools. Any other application requiring extra ruggedness is also recommended.

### **Applications**

- Switching application
- Power tools



### Internal schematic diagram



### **Order codes**

| Part number | Marking  | Marking Package P |      |
|-------------|----------|-------------------|------|
| STP75NS04Z  | P75NS04Z | TO-220            | Tube |

Contents STP75NS04Z

# **Contents**

| 1 | Electrical ratings                      |
|---|-----------------------------------------|
| 2 | Electrical characteristics              |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuit                            |
| 4 | Package mechanical data                 |
| 5 | Revision history11                      |

STP75NS04Z Electrical ratings

# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> = 0)            | Clamped    | V    |
| V <sub>DG</sub>                    | Drain-gate voltage (V <sub>GS</sub> = 0)              | Clamped    | ٧    |
| V <sub>GS</sub>                    | Gate-source voltage                                   | Clamped    | ٧    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25°C   | 80         | Α    |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100°C  | 63         | Α    |
| I <sub>DG</sub>                    | Drain gate current (continuos)                        | ±50        | mA   |
| I <sub>GS</sub>                    | Gate source current (continuos)                       | ±50        | mA   |
| I <sub>DM</sub> <sup>(2)</sup>     | Drain current (pulsed)                                | 320        | Α    |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25°C            | 110        | W    |
|                                    | Derating factor                                       | 0.73       | W/°C |
| V <sub>ESD</sub>                   | Gate-source ESD (HBM-C=100pF, R=1.5KΩ)                | ±8         | kV   |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to 175 | °C   |

<sup>1.</sup> Current limited by wire bonding

Table 2. Thermal data

| Symbol                | Parameter                                      | Value | Unit |
|-----------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case Max           | 1.36  | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient Max        | 62.5  | °C/W |
| T <sub>I</sub>        | Maximum lead temperature for soldering purpose | 300   | °C   |

Table 3. Avalanche data

| Symbol          | Parameter                                                                                                | Value | Unit |
|-----------------|----------------------------------------------------------------------------------------------------------|-------|------|
| E <sub>AS</sub> | Single pulse avalanche energy (starting Tj=25°C, I <sub>D</sub> =I <sub>AR</sub> , V <sub>DD</sub> =25V) | 470   | mJ   |

<sup>2.</sup> Pulse with limited by safe operating area

Electrical characteristics STP75NS04Z

# 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                             | Test condictions                            | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------------------------------|---------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | I <sub>D</sub> = 1mA, V <sub>GS</sub> = 0   | 33   |      |      | V    |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 16V                       |      |      | 1    | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±10V                      |      |      | 2    | μΑ   |
| V <sub>GSS</sub>     | Gate threshold breakdown voltage                      | I <sub>GS</sub> = ±100μA                    | 18   |      |      | V    |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$        | 2    | 3    | 4    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | V <sub>GS</sub> = 10V, I <sub>D</sub> = 40A |      | 7    | 11   | mΩ   |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test condictions                                                    | Min. | Тур.               | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|------|--------------------|------|----------------|
| g <sub>fs</sub> (1)                                      | Forward transconductance                                          | V <sub>DS</sub> =15V, I <sub>D</sub> = 15A                          |      | 50                 |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 25V, f = 1 \text{ MHz},$<br>$V_{GS} = 0$                  |      | 1860<br>628<br>196 |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ = 20V, $I_D$ = 80 A,<br>$V_{GS}$ = 10 V<br>(see Figure 13) |      | 50<br>14<br>16     |      | nC<br>nC<br>nC |

<sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Table 6. Switching on/off

| Symbol                                | Parameter                        | Test condictions                                                                       | Min. | Тур.      | Max. | Unit     |
|---------------------------------------|----------------------------------|----------------------------------------------------------------------------------------|------|-----------|------|----------|
| t <sub>d(on)</sub><br>t <sub>r</sub>  | Turn-on delay time<br>Rise time  | $V_{DD}$ = 20V, $I_D$ = 40A<br>$R_G$ = 4.7 $\Omega$ $V_{GS}$ = 10V,<br>(see Figure 12) |      | 16<br>248 |      | ns<br>ns |
| t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-off delay time<br>Fall time | $V_{DD}$ = 20V, $I_D$ = 40A<br>$R_G$ = 4.7 $\Omega$ $V_{GS}$ = 10V,<br>(see Figure 12) |      | 53<br>85  |      | ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test condictions                                                                            | Min. | Тур.            | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current Source-drain current (pulsed)                     |                                                                                             |      |                 | 80<br>320 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on Voltage                                                     | I <sub>SD</sub> =80A, V <sub>GS</sub> =0                                                    |      |                 | 1.5       | ٧             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> =80A, di/dt = 100A/μs,<br>V <sub>DD</sub> =30V, Tj=150°C<br>(see Figure 17) |      | 53<br>91<br>3.4 |           | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration=300 $\mu$ s, duty cycle 1.5%

Electrical characteristics STP75NS04Z

# 2.1 Electrical characteristics (curves)

Figure 1. Safe operating area

Figure 2. Thermal impedance



Figure 3. Output characterisics

Figure 4. Transfer characteristics



Figure 5. Normalized B<sub>VDSS</sub> vs temperature

Figure 6. Static drain-source on resistance



Figure 7. Gate charge vs gate-source voltage Figure 8. Capacitance variations



Figure 9. Normalized gate threshold voltage vs temperature

Figure 10. Normalized on resistance vs temperature



Figure 11. Source-drain diode forward characteristics



477

Test circuit STP75NS04Z

## 3 Test circuit

Figure 12. Switching times test circuit for resistive load

Figure 13. Gate charge test circuit



Figure 14. Test circuit for inductive load switching and diode recovery times

Figure 15. Unclamped inductive load test circuit



Figure 16. Unclamped inductive waveform

Figure 17. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a>



577

### **TO-220 MECHANICAL DATA**

| DIM  |       | mm.   |       |       | inch  |       |
|------|-------|-------|-------|-------|-------|-------|
| DIM. | MIN.  | TYP   | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    | 4.40  |       | 4.60  | 0.173 |       | 0.181 |
| b    | 0.61  |       | 0.88  | 0.024 |       | 0.034 |
| b1   | 1.15  |       | 1.70  | 0.045 |       | 0.066 |
| С    | 0.49  |       | 0.70  | 0.019 |       | 0.027 |
| D    | 15.25 |       | 15.75 | 0.60  |       | 0.620 |
| Е    | 10    |       | 10.40 | 0.393 |       | 0.409 |
| е    | 2.40  |       | 2.70  | 0.094 |       | 0.106 |
| e1   | 4.95  |       | 5.15  | 0.194 |       | 0.202 |
| F    | 1.23  |       | 1.32  | 0.048 |       | 0.052 |
| H1   | 6.20  |       | 6.60  | 0.244 |       | 0.256 |
| J1   | 2.40  |       | 2.72  | 0.094 |       | 0.107 |
| L    | 13    |       | 14    | 0.511 |       | 0.551 |
| L1   | 3.50  |       | 3.93  | 0.137 |       | 0.154 |
| L20  |       | 16.40 |       |       | 0.645 |       |
| L30  |       | 28.90 |       |       | 1.137 |       |
| øΡ   | 3.75  |       | 3.85  | 0.147 |       | 0.151 |
| Q    | 2.65  |       | 2.95  | 0.104 |       | 0.116 |



STP75NS04Z Revision history

# 5 Revision history

Table 8. Revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 06-Jun-2006 | 1        | First release |

577

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

