SBVS187G - FEBRUARY 2012 - REVISED FEBRUARY 2019 **TPS3700** # TPS3700 High voltage (18V) window voltage detector with internal reference for over and undervoltage monitoring #### **Features** - Wide supply voltage range: 1.8 V to 18 V - Adjustable threshold: down to 400 mV - High threshold accuracy: - 1.0% over temperature - 0.25% (Typical) - Low quiescent current: 5.5 µA (Typical) - Open-drain outputs for overvoltage and undervoltage detection - Internal hysteresis: 5.5 mV (Typ) - Temperature range: -40°C to 125°C - Packages: - SOT-6 - 1.5-mm × 1.5-mm WSON-6 ## **Applications** - Industrial control systems - Automotive systems - Embedded computing modules - DSP, microcontroller, or microprocessor applications - Notebook and desktop computers - Portable- and battery-powered products - FPGA and ASIC applications #### Simplified Schematic ## **Description** The TPS3700 wide-supply window voltage detector operates over a 1.8-V to 18-V range. The device has two high-accuracy comparators with an internal 400mV reference and two open-drain outputs rated to 18 V for over- and undervoltage detection. The TPS3700 can be used as a window voltage detector or as two independent voltage monitors; the monitored voltage can be set with the use of external resistors. OUTA is driven low when the voltage at INA+ drops below $(V_{ITP} - V_{HYS})$ , and goes high when the voltage returns above the respective threshold (V<sub>ITP</sub>). OUTB is driven low when the voltage at INB- rises above V<sub>ITP</sub>, and goes high when the voltage drops below the respective threshold (V<sub>ITP</sub> - V<sub>HYS</sub>). Both comparators in the TPS3700 include built-in hysteresis for filtering to reject brief glitches, thereby ensuring stable output operation without false triggering. The TPS3700 is available in a SOT-6 and a 1.5-mm × 1.5-mm WSON-6 package and is specified over the junction temperature range of -40°C to 125°C. #### Device Information(1) | _ | | | | | | |-------------|--------------------|-------------------|--|--|--| | PART NUMBER | ART NUMBER PACKAGE | | | | | | TPS3700 | SOT (6) | 2.90 mm × 1.60 mm | | | | | | WSON (6) | 1.50 mm × 1.50 mm | | | | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### **Output vs Input Thresholds and Hysteresis** # **Table of Contents** | 1 | Features 1 | | 7.4 Device Functional Modes | . 12 | |---|--------------------------------------|----|------------------------------------------------------|-------------------| | 2 | Applications 1 | 8 | Application and Implementation | . 13 | | 3 | Description 1 | | 8.1 Application Information | . 13 | | 4 | Revision History3 | | 8.2 Typical Application | . 16 | | 5 | Pin Configuration and Functions4 | | 8.3 Do's and Don'ts | . 18 | | 6 | Specifications | 9 | Power-Supply Recommendations | . 19 | | ٠ | 6.1 Absolute Maximum Ratings | 10 | Layout | 19 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | . 19 | | | 6.4 Thermal Information | 11 | Device and Documentation Support | 20 | | | 6.5 Electrical Characteristics 6 | | 11.1 Device Support | | | | 6.6 Timing Requirements | | 11.2 Documentation Support | | | | 6.7 Switching Characteristics | | 11.3 Receiving Notification of Documentation Updates | s <mark>20</mark> | | | 6.8 Typical Characteristics | | 11.4 Community Resources | | | 7 | Detailed Description 10 | | 11.5 Trademarks | . 20 | | • | 7.1 Overview | | 11.6 Electrostatic Discharge Caution | . 20 | | | 7.2 Functional Block Diagram | | 11.7 Glossary | . 21 | | | 7.3 Feature Description | 12 | Mechanical, Packaging, and Orderable Information | 21 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Cł | anges from Revision F (January 2018) to Revision G | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <u>.</u> | Changed comparator to voltage detector throughout datasheet | | Cr | anges from Revision E (February 2017) to Revision F | | <u>.</u> | Changed comparator to supervisor throughout datasheet1 | | Cł | anges from Revision D (January 2015) to Revision E Page | | • | Added maximum specification to Start-up delay parameter | | <u>. </u> | Changed at least 150 μs to 450 μs (max) in footnote 2 of Electrical Characteristics table | | Cr | anges from Revision C (May 2013) to Revision D Page | | • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | • | Changed HBM maximum specification from 2 kV to 2.5 kV in <i>ESD Ratings</i> | | <u>.</u> | Changed Functional Block Diagram; added hysteresis symbol | | Cł | anges from Revision B (April 2012) to Revision C Page | | • | Changed Packages Features bullet | | • | Added SON-6 package option to Description section | | • | Added DSE pin out graphic to front page | | • | Added DSE pin out graphic | | <u>.</u> | Added DSE package to Thermal Information table | | Cł | anges from Revision A (February 2012) to Revision B | | • | Moved to Production Data | # 5 Pin Configuration and Functions ## **Pin Functions** | | PIN | | 1/0 | DESCRIPTION | |------|-----|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DDC | DSE | I/O | DESCRIPTION | | GND | 2 | 5 | _ | Ground | | INA+ | 3 | 4 | I | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this terminal drops below the threshold voltage ( $V_{\text{ITP}} - V_{\text{HYS}}$ ), OUTA is driven low. | | INB- | 4 | 3 | I | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this terminal exceeds the threshold voltage $(V_{\rm ITP})$ , OUTB is driven low. | | OUTA | 1 | 6 | 0 | INA+ comparator open-drain output. OUTA is driven low when the voltage at this comparator is below ( $V_{\text{ITP}} - V_{\text{HYS}}$ ). The output goes high when the sense voltage returns above the respective threshold ( $V_{\text{ITP}}$ ). | | OUTB | 6 | 1 | 0 | INB– comparator open-drain output. OUTB is driven low when the voltage at this comparator exceeds $V_{\text{ITP}}$ . The output goes high when the sense voltage returns below the respective threshold ( $V_{\text{ITP}} - V_{\text{HYS}}$ ). | | VDD | 5 | 2 | I | Supply voltage input. Connect a 1.8-V to 18-V supply to VDD to power the device. Good analog design practice is to place a 0.1-μF ceramic capacitor close to this pin. | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------------------------------------|-------------------------|-----|------|-----|------| | | $V_{DD}$ | | -0.3 | 20 | ٧ | | Voltage <sup>(2)</sup> | OUTA, OUTB | | -0.3 | 20 | V | | | INA+, INB- | | -0.3 | 7 | ٧ | | Current | Output terminal current | | | 40 | mA | | Operating junction temperature, T <sub>J</sub> | | -40 | 125 | °C | | | Storage temperature, T <sub>stg</sub> | | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------|----------------|------------|-----|-----|-----|------| | $V_{DD}$ | Supply voltage | | 1.8 | | 18 | V | | $V_{I}$ | Input voltage | INA+, INB- | 0 | | 6.5 | V | | Vo | Output voltage | OUTA, OUTB | 0 | | 18 | V | #### 6.4 Thermal Information | | | TPS | | | |----------------------|----------------------------------------------|-----------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDC (SOT) | DSE (WSON) | UNIT | | | | 6 PINS | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 204.6 | 194.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 50.5 | 128.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 54.3 | 153.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.8 | 11.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 52.8 | 157.4 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>2)</sup> All voltages are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics Over the operating temperature range of $T_J = -40^{\circ}C$ to 125°C, and 1.8 V < $V_{DD}$ < 18 V, unless otherwise noted. Typical values are at $T_J = 25^{\circ}C$ and $V_{DD} = 5$ V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------|---------------------------------------------------------------------------|-----|-------|-----|------| | V <sub>DD</sub> | Supply voltage range | | 1.8 | | 18 | ٧ | | V <sub>(POR)</sub> | Power-on reset voltage <sup>(1)</sup> | $V_{OL}$ max = 0.2 V, $I_{(OUTA/B)}$ = 15 $\mu$ A | | | 0.8 | ٧ | | V | Daniki, a majara ingust thurada da salah salah | V <sub>DD</sub> = 1.8 V | 396 | 400 | 404 | | | $V_{IT+}$ | Positive-going input threshold voltage | V <sub>DD</sub> = 18 V | 396 | 400 | 404 | mV | | \/ | No gotive gains input threehold valtage | V <sub>DD</sub> = 1.8 V | 387 | 394.5 | 400 | \/ | | $V_{IT-}$ | Negative-going input threshold voltage | V <sub>DD</sub> = 18 V | 387 | 394.5 | 400 | mV | | V <sub>hys</sub> | Hysteresis voltage (hys = $V_{IT+} - V_{IT-}$ ) | | | 5.5 | 12 | | | I <sub>(INA+)</sub> | Input current (at the INA+ terminal) | V <sub>DD</sub> = 1.8 V and 18 V, V <sub>I</sub> = 6.5 V | -25 | 1 | 25 | nA | | I <sub>(INB-)</sub> | Input current (at the INB- terminal) | $V_{DD} = 1.8 \text{ V} \text{ and } 18 \text{ V}, V_{I} = 0.1 \text{ V}$ | -15 | 1 | 15 | nA | | | Low-level output voltage | V <sub>DD</sub> = 1.3 V, I <sub>O</sub> = 0.4 mA | | | 250 | | | $V_{OL}$ | | V <sub>DD</sub> = 1.8 V, I <sub>O</sub> = 3 mA | | | 250 | mV | | | | $V_{DD} = 5 \text{ V}, I_{O} = 5 \text{ mA}$ | | | 250 | | | | Open drain authut leakage autrent | $V_{DD}$ = 1.8 V and 18 V, $V_{O}$ = $V_{DD}$ | | | 300 | nA | | I <sub>lkg(OD)</sub> | Open-drain output leakage-current | V <sub>DD</sub> = 1.8 V, V <sub>O</sub> = 18 V | | | 300 | ΠA | | | | V <sub>DD</sub> = 1.8 V, no load | | 5.5 | 11 | | | | Cupply gurrent | $V_{DD} = 5 V$ | | 6 | 13 | | | I <sub>DD</sub> | Supply current | V <sub>DD</sub> = 12 V | | 6 | 13 | μΑ | | | | V <sub>DD</sub> = 18 V | | 7 | 13 | | | | Start-up delay <sup>(2)</sup> | | | 150 | 450 | μs | | UVLO | Undervoltage lockout (3) | V <sub>DD</sub> falling | 1.3 | · | 1.7 | V | The lowest supply voltage $(V_{DD})$ at which output is active; $t_{r(VDD)} > 15 \,\mu s/V$ . Below $V_{(POR)}$ , the output cannot be determined. During power on, $V_{DD}$ must exceed 1.8 V for 450 $\mu s$ (max) before the output is in a correct state. When $V_{DD}$ falls below UVLO, OUTA is driven low and OUTB goes to high impedance. The outputs cannot be determined below $V_{(POR)}$ . ## 6.6 Timing Requirements over operating temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>PHL</sub> | High-to-low propagation delay <sup>(1)</sup> | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>R <sub>P</sub> = 10 k $\Omega$ , V <sub>OH</sub> = 0.9 × V <sub>DD</sub> , V <sub>OL</sub> = 400 mV,<br>see Figure 1 | | 18 | | μs | | t <sub>PLH</sub> | Low-to-high propagation delay <sup>(1)</sup> | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>R <sub>P</sub> = 10 k $\Omega$ , V <sub>OH</sub> = 0.9 × V <sub>DD</sub> , V <sub>OL</sub> = 400 mV,<br>see Figure 1 | | 29 | | μs | <sup>(1)</sup> High-to-low and low-to-high refers to the transition at the input terminals (INA+ and INB-). ## 6.7 Switching Characteristics Over operating temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|------| | t <sub>r</sub> | Output rise time | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>$R_P$ = 10 k $\Omega$ , $V_O$ = (0.1 to 0.9) × $V_{DD}$ | | 2.2 | | μs | | t <sub>f</sub> | Output fall time | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>$R_P$ = 10 k $\Omega$ , $V_O$ = (0.1 to 0.9) × $V_{DD}$ | | 0.22 | | μs | Figure 1. Timing Diagram ## 6.8 Typical Characteristics at $T_J = 25^{\circ}C$ and $V_{DD} = 5 V$ (unless otherwise noted) Submit Documentation Feedback Copyright © 2012–2019, Texas Instruments Incorporated ## **Typical Characteristics (continued)** at $T_J = 25^{\circ}C$ and $V_{DD} = 5 V$ (unless otherwise noted) Copyright © 2012–2019, Texas Instruments Incorporated Output Sink Current (85°C) Submit Documentation Feedback Output Sink Current (125°C) ## 7 Detailed Description #### 7.1 Overview The TPS3700 device combines two voltage detectors for overvoltage and undervoltage detection. The TPS3700 device is a wide-supply voltage range (1.8 V to 18 V) device with a high-accuracy rising input threshold of 400 mV (1% over temperature) and built-in hysteresis. The outputs are also rated to 18 V and can sink up to 40 mA. The TPS3700 device is designed to assert the output signals, as shown in Table 1. Each input terminal can be set to monitor any voltage above 0.4 V using an external resistor divider network. With the use of two input terminals of different polarities, the TPS3700 device forms a window voltage detector. Broad voltage thresholds can be supported that allow the device to be used in a wide array of applications. Table 1. TPS3700 Truth Table ## 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Inputs (INA+, INB-) The TPS3700 device is a voltage detector that combines two comparators. Each comparator has one external input (inverting and noninverting); the other input is connected to the internal reference. The comparator rising threshold is designed and trimmed to be equal to the reference voltage (400 mV). Both comparators also have a built-in falling hysteresis that makes the device less sensitive to supply rail noise and ensures stable operation. The INA+ and INB- inputs can swing from ground to 6.5 V, regardless of the device supply voltage used. Although not required in most cases, good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the comparator input for extremely noisy applications to reduce sensitivity to transients and layout parasitics. For comparator A, the corresponding output (OUTA) is driven to logic low when the input INA+ voltage drops below $(V_{IT+} - V_{hys})$ . When the voltage exceeds $V_{IT+}$ , the output (OUTA) goes to a high-impedance state; see Figure 1. #### **Feature Description (continued)** For comparator B, the corresponding output (OUTB) is driven to logic low when the voltage at input INB–exceeds $V_{IT+}$ . When the voltage drops below $V_{IT+} - V_{hys}$ the output (OUTB) goes to a high-impedance state; see Figure 1. Together, these comparators form a window-detection function as discussed in the *Window Voltage Detector* section. #### 7.3.2 Outputs (OUTA, OUTB) In a typical TPS3700 application, the outputs are connected to a reset or enable input of the processor (such as a digital signal processor [DSP], central processing unit [CPU], field-programmable gate array [FPGA], or application-specific integrated circuit [ASIC]) or the outputs are connected to the enable input of a voltage regulator (such as a DC-DC or low-dropout regulator [LDO]). The TPS3700 device provides two open-drain outputs (OUTA and OUTB). Pullup resistors must be used to hold these lines high when the output goes to high impedance (not asserted). By connecting pullup resistors to the proper voltage rails, the outputs can be connected to other devices at the correct interface-voltage levels. The TPS3700 outputs can be pulled up to 18 V, independent of the device supply voltage. By using wired-OR logic, OUTA and OUTB can merge into one logic signal that goes low if either outputs are asserted because of a fault condition. Table 1 and the *Inputs (INA+, INB-)* section describe how the outputs are asserted or deasserted. See Figure 1 for a timing diagram that describes the relationship between threshold voltages and the respective output. #### 7.3.3 Window Voltage Detector The inverting and noninverting configuration of the comparators forms a window-voltage detection circuit using a resistor divider network, as illustrated in Figure 14 and Figure 15. The input terminals can monitor any system voltage above 400 mV with the use of a resistor divider network. The INA+ and INB- terminals monitor for undervoltage and overvoltage conditions, respectively. Figure 14. Window Voltage Detector Block Diagram #### **Feature Description (continued)** Figure 15. Window Voltage Detector Timing Diagram #### 7.3.4 Immunity to Input Terminal Voltage Transients The TPS3700 device is relatively immune to short voltage transient spikes on the input terminals. Sensitivity to transients depends on both transient duration and amplitude; see the *Minimum Pulse Duration vs Threshold Overdrive Voltage* curve (Figure 7) in the *Typical Characteristics* section. #### 7.4 Device Functional Modes ## 7.4.1 Normal Operation (V<sub>DD</sub> > UVLO) When the voltage on $V_{DD}$ is greater than 1.8 V for at least 150 $\mu$ s, the OUTA and OUTB signals correspond to the voltage on INA+ and INB- as listed in Table 1. ## 7.4.2 Undervoltage Lockout ( $V_{(POR)} < V_{DD} < UVLO$ ) When the voltage on $V_{DD}$ is less than the device UVLO voltage, and greater than the power-on reset voltage, $V_{(POR)}$ , the OUTA and OUTB signals are asserted and high impedance, respectively, regardless of the voltage on INA+ and INB-. #### 7.4.3 Power-On Reset $(V_{DD} < V_{(POR)})$ When the voltage on $V_{DD}$ is lower than the required voltage to internally pull the asserted output to GND $(V_{(POR)})$ , both outputs are in a high-impedance state. ## 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS3700 device is a wide-supply window voltage detector that operates over a $V_{DD}$ range of 1.8 V to 18 V. The device has two high-accuracy comparators with an internal 400-mV reference and two open-drain outputs rated to 18 V for overvoltage and undervoltage detection. The device can be used either as a window voltage detector or as two independent voltage monitors. The monitored voltages are set with the use of external resistors. ## 8.1.1 $V_{PULLUP}$ to a Voltage Other Than $V_{DD}$ The outputs are often tied to $V_{DD}$ through a resistor. However, some applications may require the outputs to be pulled up to a higher or lower voltage than $V_{DD}$ to correctly interface with the reset and enable terminals of other devices. Figure 16. Interfacing to Voltages Other Than V<sub>DD</sub> ## **Application Information (continued)** ## 8.1.2 Monitoring V<sub>DD</sub> Many applications monitor the same rail that is powering $V_{DD}$ . In these applications the resistor divider is simply connected to the $V_{DD}$ rail. Figure 17. Monitoring the Same Voltage as V<sub>DD</sub> ## 8.1.3 Monitoring a Voltage Other Than V<sub>DD</sub> Some applications monitor rails other than the one that is powering $V_{DD}$ . In these types of applications the resistor divider used to set the desired thresholds is connected to the rail that is being monitored. NOTE: The inputs can monitor a voltage higher than V<sub>DD</sub>max with the use of an external resistor divider network. Figure 18. Monitoring a Voltage Other Than V<sub>DD</sub> ## **Application Information (continued)** ## 8.1.4 Monitoring Overvoltage and Undervoltage for Separate Rails Some applications may want to monitor for overvoltage conditions on one rail while also monitoring for undervoltage conditions on a different rail. In these applications two independent resistor dividers must be used. NOTE: In this case, OUTA is driven low when an undervoltage condition is detected at the 5-V rail and OUTB is driven low when an overvoltage condition is detected at the 12-V rail. Figure 19. Monitoring Overvoltage for One Rail and Undervoltage for a Different Rail #### 8.2 Typical Application The TPS3700 device is a wide-supply window voltage detector that operates over a $V_{DD}$ range of 1.8 to 18 V. The monitored voltages are set with the use of external resistors, so the device can be used either as a window voltage detector or as two independent overvoltage and undervoltage monitors. Figure 20. Typical Application Schematic #### 8.2.1 Design Requirements For this design example, use the values summarized in Table 2 as the input parameters. **Table 2. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | |-------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | Monitored voltage | 12-V nominal rail with maximum rising and falling thresholds of ±10% | V <sub>MON(UV)</sub> = 10.99 V (8.33%) ±2.94%,<br>V <sub>MON(OV)</sub> = 13.14 V (8.33%) ±2.94% | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Resistor Divider Selection Use Equation 1 through Equation 4 to calculate the resistor divider values and target threshold voltages. $$R_{T} = R_{1} + R_{2} + R_{3} \tag{1}$$ Select a value for R<sub>T</sub> such that the current through the divider is approximately 100 times higher than the input current at the INA+ and INB- terminals. The resistors can have high values to minimize current consumption as a result of low-input bias current without adding significant error to the resistive divider. See the application note *Optimizing Resistor Dividers at a Comparator Input* (SLVA450) for details on sizing input resistors. Use Equation 2 to calculate the value of R<sub>3</sub>. $$R_3 = \frac{R_T}{V_{MON(OV)}} \times V_{IT+}$$ where: V<sub>MON(OV)</sub> is the target voltage at which an overvoltage condition is detected (2) Use Equation 3 or Equation 4 to calculate the value of R<sub>2</sub>. $$R_2 = \left[ \frac{R_T}{V_{MON} (no UV)} \times V_{IT+} \right] - R_3$$ where: $V_{MON(no\ UV)}$ is the target voltage at which an undervoltage condition is removed as $V_{MON}$ rises (3) $$R_2 = \left[ \frac{R_T}{V_{MON(UV)}} \times (V_{IT+} - V_{hys}) \right] - R_3$$ where: $$V_{MON(UV)}$$ is the target voltage at which an undervoltage condition is detected (4) The worst-case tolerance can be calculated by referring to Equation 13 in application report SLVA450, *Optimizing Resistor Dividers at a Comparator Input* (available for download at www.ti.com). An example of the rising threshold error, $V_{MON(OV)}$ , is given in Equation 5. % ACC = % TOL( $$V_{\text{IT+(INB)}}$$ ) + 2 × $\left[1 - \frac{V_{\text{IT+(INB)}}}{V_{\text{MON(OV)}}}\right]$ × % TOL<sub>R</sub> = 1% + 2 × $\left[1 - \frac{0.4}{13.2}\right]$ × 1% = 2.94% (5) #### 8.2.2.2 Pullup Resistor Selection To ensure proper voltage levels, the pullup resistor value is selected by ensuring that the pullup voltage divided by the resistor does not exceed the sink-current capability of the device. This confirmation is calculated by verifying that the pullup voltage minus the output-leakage current ( $I_{lkg(OD)}$ ) multiplied by the resistor is greater the desired logic-high voltage. These values are specified in the *Electrical Characteristics* table. Use Equation 6 to calculate the value of the pullup resistor. $$\frac{\left(V_{HI} - V_{PU}\right)}{I_{lkg(OD)}} \ge R_{PU} \ge \frac{V_{PU}}{I_{O}} \tag{6}$$ #### 8.2.2.3 Input Supply Capacitor Although an input capacitor is not required for stability, connecting a 0.1- $\mu F$ low equivalent series resistance (ESR) capacitor across the $V_{DD}$ terminal and GND terminal is good analog design practice. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. #### 8.2.2.4 Input Capacitors Although not required in most cases, for extremely noisy applications, placing a 1-nF to 10-nF bypass capacitor from the comparator inputs (INA+, INB-) to the GND terminal is good analog design practice. This capacitor placement reduces device sensitivity to transients. # TEXAS INSTRUMENTS ## 8.2.3 Application Curves At $T_J = 25^{\circ}C$ #### 8.3 Do's and Don'ts It is good analog design practice to have a $0.1-\mu F$ decoupling capacitor from $V_{DD}$ to GND. If the monitored rail is noisy, connect decoupling capacitors from the comparator inputs to GND. Do not use resistors for the voltage divider that cause the current through them to be less than 100 times the input current of the comparators without also accounting for the effect to the accuracy. Do not use pullup resistors that are too small, because the larger current sunk by the output then exceeds the desired low-level output voltage $(V_{OL})$ . Submit Documentation Feedback ## 9 Power-Supply Recommendations These devices are designed to operate from an input voltage supply range between 1.8 V and 18 V. ## 10 Layout ## 10.1 Layout Guidelines Placing a 0.1- $\mu$ F capacitor close to the $V_{DD}$ terminal to reduce the input impedance to the device is good analog design practice. The pullup resistors can be separated if separate logic functions are needed (as shown in Figure 23) or both resistors can be tied to a single pullup resistor if a logical AND function is desired. ## 10.2 Layout Example Figure 23. TPS3700 Layout Schematic Product Folder Links: *TPS3700* Copyright © 2012-2019, Texas Instruments Incorporated ## 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Development Support #### 11.1.1.1 Evaluation Modules Two evaluation modules (EVMs) are available to assist in the initial circuit performance evaluation using the TPS3700. The TPS3700EVM-114 evaluation module and the TPS3700EVM-202 evaluation module (and the related user's guides) can be requested at the Texas Instruments website through the TPS3700 product folder or purchased directly from the TI eStore. #### 11.1.2 Device Nomenclature **Table 3. Device Nomenclature** | PRODUCT | DESCRIPTION | | | | | | |---------|-------------------------------------------------|--|--|--|--|--| | | yyy is package designator z is package quantity | | | | | | ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: - Using the TPS3700 as a negative rail over- and undervoltage detector - Optimizing resistor dividers at a comparator input - TPS3700EVM-114 Evaluation module user guide - TPS3700EVM-202 Evaluation module user quide #### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.4 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback Copyright © 2012-2019, Texas Instruments Incorporated ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS3700DDCR | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PXVQ | Samples | | TPS3700DDCR2 | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PB4Q | Samples | | TPS3700DDCT | ACTIVE | SOT-23-THIN | DDC | 6 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PXVQ | Samples | | TPS3700DSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (7I, BE) | Samples | | TPS3700DSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (7I, BE) | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS3700: Automotive: TPS3700-Q1 NOTE: Qualified Version Definitions: . Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Apr-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS3700DDCR | SOT-23-<br>THIN | DDC | 6 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3700DDCR2 | SOT-23-<br>THIN | DDC | 6 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q2 | | TPS3700DDCT | SOT-23-<br>THIN | DDC | 6 | 250 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3700DSER | WSON | DSE | 6 | 3000 | 178.0 | 8.4 | 1.7 | 1.7 | 0.95 | 4.0 | 8.0 | Q2 | | TPS3700DSET | WSON | DSE | 6 | 250 | 178.0 | 8.4 | 1.7 | 1.7 | 0.95 | 4.0 | 8.0 | Q2 | www.ti.com 17-Apr-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS3700DDCR | SOT-23-THIN | DDC | 6 | 3000 | 213.0 | 191.0 | 35.0 | | TPS3700DDCR2 | SOT-23-THIN | DDC | 6 | 3000 | 213.0 | 191.0 | 35.0 | | TPS3700DDCT | SOT-23-THIN | DDC | 6 | 250 | 213.0 | 191.0 | 35.0 | | TPS3700DSER | WSON | DSE | 6 | 3000 | 205.0 | 200.0 | 33.0 | | TPS3700DSET | WSON | DSE | 6 | 250 | 205.0 | 200.0 | 33.0 | ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. IMPIGRANT NOTICE Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated